Changeset 201 for trunk/BandeCosmique
- Timestamp:
- Mar 9, 2015, 9:50:36 PM (10 years ago)
- Location:
- trunk/BandeCosmique
- Files:
-
- 2 edited
Legend:
- Unmodified
- Added
- Removed
-
trunk/BandeCosmique/BandeCosmique.qsf
r200 r201 39 39 set_global_assignment -name FAMILY "Cyclone III" 40 40 set_global_assignment -name DEVICE EP3C25Q240C8 41 set_global_assignment -name TOP_LEVEL_ENTITY main41 set_global_assignment -name TOP_LEVEL_ENTITY top 42 42 set_global_assignment -name ORIGINAL_QUARTUS_VERSION 9.0 43 43 set_global_assignment -name PROJECT_CREATION_TIME_DATE "14:14:14 AUGUST 28, 2009" … … 231 231 set_global_assignment -name FMAX_REQUIREMENT "100 MHz" -section_id "100 MHz Clock" 232 232 set_instance_assignment -name CLOCK_SETTINGS "100 MHz Clock" -to CLK_100MHz 233 233 234 set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top -
trunk/BandeCosmique/top.v
r200 r201 26 26 inout wire [7:0] RAM_DQB 27 27 ); 28 29 localparam N = 6;30 28 31 29 // Turn output ports off … … 74 72 .rx_q(usb_rx_data) 75 73 ); 76 77 /*78 reg [31:0] led_counter;79 always @(posedge CLK_50MHz)80 begin81 led_counter = led_counter + 32'd1;82 end83 assign LED = led_counter[28];84 */85 wire [11:0] osc_mux_data [4:0];86 74 87 wire [11:0] trg_mux_data; 88 wire trg_flag; 75 wire sys_clock; 89 76 90 wire [6*12-1:0] int_mux_data [N-1:0];91 92 wire [1:0] amp_flag [3*N-1:0];93 wire [12:0] amp_data [3*N-1:0];94 95 wire cls_flag;96 wire [6:0] cls_data;97 98 wire [1:0] amp_mux_flag [2:0];99 wire [11:0] amp_mux_data [2:0];100 101 wire cnt_good [3:0];102 wire [15:0] cnt_bits_wire;103 104 wire sys_clock, sys_frame;105 106 wire [11:0] adc_data [N-1:0];107 wire [11:0] sys_data [N-1:0];108 wire [11:0] tst_data;109 110 wire [3:0] cmp_data;111 wire [1:0] del_data;112 113 wire [19:0] cic_data [N-1:0];114 115 wire [11:0] dec_data [N-1:0];116 wire [12:0] clp_data [N-1:0];117 wire [11:0] tmp_data;118 119 120 wire i2c_reset;121 122 assign tmp_data = 12'd0;123 /*124 assign sys_clock = CLK_100MHz;125 */126 77 sys_pll sys_pll_unit( 127 78 .inclk0(CLK_100MHz), 128 79 .c0(sys_clock)); 129 80 130 /*131 sys_pll sys_pll_unit(132 .inclk0(CLK_100MHz),133 .c0(sys_clock),134 .c1(ADC_DCO),135 .c2(ADC_FCO));136 137 wire ADC_DCO, ADC_FCO;138 139 140 test test_unit(141 .clock(ADC_FCO),142 .data(tst_data));143 */144 145 adc_lvds #(146 .size(6),147 .width(12)) adc_lvds_unit (148 .clock(sys_clock),149 .lvds_dco(ADC_DCO),150 .lvds_fco(ADC_FCO),151 .lvds_d(ADC_D),152 // .test(tst_data),153 .adc_frame(sys_frame),154 .adc_data({155 adc_data[5], adc_data[3], adc_data[4], // D3, D1, D2156 adc_data[2], adc_data[1], adc_data[0]})); // S2, S1_S, S1_F157 158 81 wire [15:0] cfg_bits [63:0]; 159 82 wire [1023:0] int_cfg_bits; 160 161 wire [39:0] cfg_mux_selector;162 83 163 84 wire cfg_reset; … … 194 115 .bus_busy(bus_busy[0]), 195 116 .cfg_bits(int_cfg_bits)); 196 197 generate198 for (j = 0; j < 6; j = j + 1)199 begin : MUX_DATA200 assign int_mux_data[j] = {201 {4'd0, cls_flag, 7'd0},202 {5'd0, cls_data},203 {4'd0, amp_flag[j][0], 7'd0},204 amp_data[j][11:0],205 clp_data[j][11:0],206 sys_data[j]207 };208 end209 endgenerate210 211 assign cfg_mux_selector = {cfg_bits[4][7:0], cfg_bits[3], cfg_bits[2]};212 213 lpm_mux #(214 .lpm_size(6*6),215 .lpm_type("LPM_MUX"),216 .lpm_width(12),217 .lpm_widths(6)) trg_mux_unit (218 .sel(cfg_bits[4][13:8]),219 .data({220 int_mux_data[5], int_mux_data[4], int_mux_data[3],221 int_mux_data[2], int_mux_data[1], int_mux_data[0]}),222 .result(trg_mux_data));223 224 generate225 for (j = 0; j < 5; j = j + 1)226 begin : OSC_CHAIN227 228 lpm_mux #(229 .lpm_size(6*6),230 .lpm_type("LPM_MUX"),231 .lpm_width(12),232 .lpm_widths(6)) osc_mux_unit (233 .sel(cfg_mux_selector[j*8+5:j*8]),234 .data({235 int_mux_data[5], int_mux_data[4], int_mux_data[3],236 int_mux_data[2], int_mux_data[1], int_mux_data[0]}),237 .result(osc_mux_data[j]));238 end239 endgenerate240 241 trigger trigger_unit (242 .clock(sys_clock),243 .frame(sys_frame),244 .reset(cfg_bits[0][0]),245 .cfg_data(cfg_bits[5][11:0]),246 .trg_data(trg_mux_data),247 .trg_flag(trg_flag));248 249 oscilloscope oscilloscope_unit (250 .clock(sys_clock),251 .frame(sys_frame),252 .reset(cfg_bits[0][1]),253 .cfg_data(cfg_bits[5][12]),254 .trg_flag(trg_flag),255 .osc_data({cmp_data[3:0], osc_mux_data[4], osc_mux_data[3], osc_mux_data[2], osc_mux_data[1], osc_mux_data[0]}),256 .ram_wren(RAM_WE),257 .ram_addr(RAM_ADDR),258 .ram_data({RAM_DQA, RAM_DQAP, RAM_DQB, RAM_DQBP}),259 .bus_ssel(bus_ssel[1]),260 .bus_wren(bus_wren),261 .bus_addr(bus_addr[19:0]),262 .bus_mosi(bus_mosi),263 .bus_miso(bus_miso[1]),264 .bus_busy(bus_busy[1]));265 266 filter #(.size(6), .width(12)) filter_unit (267 .clock(sys_clock),268 .frame(sys_frame),269 .reset(1'b0),270 .inp_data({sys_data[5], sys_data[4], sys_data[3],271 sys_data[2], sys_data[1], sys_data[0]}),272 .out_data({cic_data[5], cic_data[4], cic_data[3],273 cic_data[2], cic_data[1], cic_data[0]}));274 /*275 new_filter #(.size(6), .width(12)) filter_unit (276 .clock(sys_clock),277 .frame(sys_frame),278 .reset(1'b0),279 .inp_data({sys_data[5], sys_data[4], sys_data[3],280 sys_data[2], sys_data[1], sys_data[0]}),281 .out_data({cic_data[5], cic_data[4], cic_data[3],282 cic_data[2], cic_data[1], cic_data[0]}));283 */284 285 generate286 for (j = 0; j < 2; j = j + 1)287 begin : DECONV_CHAIN288 289 clip #(.shift(21), .width(19), .widthr(13)) clip_unit (290 .clock(sys_clock),291 .frame(sys_frame),292 .reset(1'b0),293 // .del_data({6'd0, 6'd32, 6'd32, 6'd32}),294 .del_data({6'd0, cfg_bits[43+6*j][5:0], cfg_bits[41+6*j][5:0], cfg_bits[39+6*j][5:0]}),295 .amp_data({6'd0, 6'd20, 6'd20, 6'd20}),296 // .tau_data({16'd0, 16'd19835, 16'd19835, 16'd19835}),297 // exp(-32/1000)*1024*20298 .tau_data({16'd0, cfg_bits[42+6*j], cfg_bits[40+6*j], cfg_bits[38+6*j]}),299 .inp_data({300 19'd0, cic_data[j*3+2][18:0], cic_data[j*3+1][18:0], cic_data[j*3+0][18:0]}),301 .out_data({302 tmp_data, clp_data[j*3+2], clp_data[j*3+1], clp_data[j*3+0]}));303 304 end305 endgenerate306 307 generate308 for (j = 0; j < 6; j = j + 1)309 begin : MCA_CHAIN310 /*311 shift #(.shift(11), .width(19), .widthr(13)) shift_unit (312 .clock(sys_clock),313 .frame(sys_frame),314 .reset(1'b0),315 .amp_data(6'd21),316 .inp_data(cic_data[j][18:0]),317 .out_data(clp_data[j]));318 */319 assign sys_data[j] = (cfg_bits[1][j]) ? (adc_data[j] ^ 12'hfff) : (adc_data[j]);320 321 amplitude #(.width(13)) amplitude_unit (322 .clock(sys_clock),323 .frame(sys_frame),324 .reset(1'b0),325 // .min_data(13'd20),326 .min_data(cfg_bits[10+j][12:0]),327 .max_data(13'd4095),328 .inp_data(clp_data[j]),329 .out_flag(amp_flag[j]),330 .out_data(amp_data[j]));331 end332 endgenerate333 334 // {D3, D2, D1, S2, S1_S, S1_F}335 classifier #(.width(12)) classifier_unit (336 .clock(sys_clock),337 .frame(sys_frame),338 .reset(1'b0),339 // .cfg_data({12'd20, 12'd20,340 // 12'd20, 12'd20, 12'd20, 12'd20, 12'd2000, 12'd20,341 // 12'd20, 12'd2000, 12'd2000, 12'd20, 12'd1000, 12'd1000}),342 .cfg_data({cfg_bits[37][11:0], cfg_bits[36][11:0],343 cfg_bits[35][11:0], cfg_bits[34][11:0], cfg_bits[33][11:0], cfg_bits[32][11:0],344 cfg_bits[31][11:0], cfg_bits[30][11:0], cfg_bits[29][11:0], cfg_bits[28][11:0],345 cfg_bits[27][11:0], cfg_bits[26][11:0], cfg_bits[25][11:0], cfg_bits[24][11:0],346 cfg_bits[23][11:0], cfg_bits[22][11:0], cfg_bits[21][11:0], cfg_bits[20][11:0],347 cfg_bits[19][11:0], cfg_bits[18][11:0], cfg_bits[17][11:0], cfg_bits[16][11:0]}),348 .inp_data({amp_data[5][11:0], amp_data[4][11:0], amp_data[3][11:0],349 amp_data[2][11:0], amp_data[1][11:0], amp_data[0][11:0]}),350 .inp_flag({amp_flag[5][0], amp_flag[4][0], amp_flag[3][0],351 amp_flag[2][0], amp_flag[1][0], amp_flag[0][0]}),352 .out_flag(cls_flag),353 .out_data(cls_data));354 355 histogram32 histogram32_unit (356 .clock(sys_clock),357 .frame(sys_frame),358 .reset(cfg_bits[0][5]),359 .hst_good(cls_flag & cfg_bits[6][0]),360 .hst_data(cls_data),361 .bus_ssel(bus_ssel[2]),362 .bus_wren(bus_wren),363 .bus_addr(bus_addr[7:0]),364 .bus_mosi(bus_mosi),365 .bus_miso(bus_miso[2]),366 .bus_busy(bus_busy[2]));367 368 117 369 118 generate … … 415 164 .led(LED)); 416 165 417 /*418 altserial_flash_loader #(419 .enable_shared_access("OFF"),420 .enhanced_mode(1),421 .intended_device_family("Cyclone III")) sfl_unit (422 .noe(1'b0),423 .asmi_access_granted(),424 .asmi_access_request(),425 .data0out(),426 .dclkin(),427 .scein(),428 .sdoin());429 */430 431 166 endmodule
Note:
See TracChangeset
for help on using the changeset viewer.